Post Reply 
A TTL approach to the HP-35
05-16-2021, 05:58 AM (This post was last modified: 05-16-2021 06:16 AM by Alejandro Paz(Germany).)
Post: #8
RE: A TTL approach to the HP-35
I have seen those TTL projects, very nice, I thought more on the lines "let's use all these chips you have been collecting" and "the Classic processor should be simpler than a PDP-11" Smile (haha).
Relays may be a way too, bit serial is probably the way to go Smile.
Maybe when I am finished with TTL I'll try something else like ECL it intrigues me, I still have to learn layout IC layout, on the list Smile.

The 14 segment display was developed by a forum member some years ago, I tried to get it working using PWM outputs with poor results. A dot matrix display (like the DOGM132) is what I'll finally use, the board shown in the woodstock project has a large enough FPGA for the Nut processor.

Thanks for the support !

PS: I do not know how many gates I'll need. The P register as it is needs 6 gates chips (AND, OR, XOR) two MUXES '153, an ADDER '283 and the '175 as register. I also have some very rare '281, this could replace most of the logic (a '193 can also and is easier to get).
The ALU/REGS block needs the RAM for the registers (either 7 '189 or one 2048x8), two ADDERS, two '175s, two MUXES '153 a '74, a '244 some assorted gates and a couple of '138s to sequence the read/latch/write cycles. Still working on this.
Find all posts by this user
Quote this message in a reply
Post Reply 


Messages In This Thread
RE: A TTL approach to the HP-35 - teenix - 05-15-2021, 05:00 PM
RE: A TTL approach to the HP-35 - mfleming - 05-15-2021, 05:32 PM
RE: A TTL approach to the HP-35 - mfleming - 05-15-2021, 02:42 PM
RE: A TTL approach to the HP-35 - Alejandro Paz(Germany) - 05-16-2021 05:58 AM
RE: A TTL approach to the HP-35 - mfleming - 05-16-2021, 02:01 PM
RE: A TTL approach to the HP-35 - teenix - 06-03-2021, 12:03 PM



User(s) browsing this thread: 2 Guest(s)